EnglishFrenchSpanish

Run servers | Ubuntu > | Fedora > |


OnWorks favicon

llvm-ranlib-3.6 - Online in the Cloud

Run llvm-ranlib-3.6 in OnWorks free hosting provider over Ubuntu Online, Fedora Online, Windows online emulator or MAC OS online emulator

This is the command llvm-ranlib-3.6 that can be run in the OnWorks free hosting provider using one of our multiple free online workstations such as Ubuntu Online, Fedora Online, Windows online emulator or MAC OS online emulator

PROGRAM:

NAME


llvm-ranlib - manual page for llvm-ranlib 3.6

DESCRIPTION


ERROR: ld.so: object 'libfakeroot-sysv.so' from LD_PRELOAD cannot be preloaded (cannot
open shared object file): ignored. OVERVIEW: LLVM Archiver (llvm-ar)

This program archives bitcode files into single libraries

USAGE: llvm-ranlib [options] [relpos] [count] <archive-file> [members]...

OPTIONS:
-M -

-aarch64-neon-syntax - Choose style of NEON code to emit from
AArch64 backend:

=generic
- Emit generic NEON assembly

=apple - Emit Apple-style NEON assembly

-bounds-checking-single-trap - Use one trap block per function

-color - use colored syntax highlighting
(default=autodetect)

-cppfname=<function name> - Specify the name of the generated
function

-cppfor=<string> - Specify the name of the thing to
generate

-cppgen - Choose what kind of output to generate

=program
- Generate a complete program

=module
- Generate a module definition

=contents
- Generate contents of a module

=function
- Generate a function definition

=functions
- Generate all function definitions

=inline
- Generate an inline function

=variable
- Generate a variable definition

=type - Generate a type definition

-disable-spill-fusing - Disable fusing of spill code into
instructions

-enable-load-pre -

-enable-misched - Enable the machine instruction
scheduling pass.

-enable-objc-arc-opts - enable/disable all ARC Optimizations

-enable-scoped-noalias -

-enable-tbaa -

-exhaustive-register-search - Exhaustive Search for registers
bypassing the depth and interference cutoffs of last chance recoloring

-help - Display available options (-help-hidden
for more)

-internalize-public-api-file=<filename> - A file containing list of symbol names
to preserve

-internalize-public-api-list=<list> - A list of symbol names to preserve

-join-liveintervals - Coalesce copies (default=true)

-limit-float-precision=<uint> - Generate low-precision inline sequences
for some float libcalls

-mc-x86-disable-arith-relaxation - Disable relaxation of arithmetic
instruction for X86

-mips16-constant-islands - MIPS: mips16 constant islands enable.

-mips16-hard-float - MIPS: mips16 hard float enable.

-mno-ldc1-sdc1 - Expand double precision loads and stores
to their single precision counterparts

-no-discriminators - Disable generation of discriminator
information.

-nvptx-sched4reg - NVPTX Specific: schedule for register
pressue

-print-after-all - Print IR after each pass

-print-before-all - Print IR before each pass

-print-machineinstrs=<pass-name> - Print machine instrs

-regalloc - Register allocator to use

=default
- pick register allocator based on -O option

=basic - basic register allocator

=fast - fast register allocator

=greedy
- greedy register allocator

=pbqp - PBQP register allocator

-rewrite-map-file=<filename> - Symbol Rewrite Map

-rng-seed=<seed> - Seed for the random number generator

-sample-profile-max-propagate-iterations=<uint> - Maximum number of iterations to go
through when propagating sample block/edge weights through the CFG.

-stackmap-version=<int> - Specify the stackmap encoding version
(default = 1)

-stats - Enable statistics output from program
(available with Asserts)

-time-passes - Time each pass, printing elapsed time
for each on exit

-verify-debug-info -

-verify-dom-info - Verify dominator info (time consuming)

-verify-loop-info - Verify loop info (time consuming)

-verify-regalloc - Verify during register allocation

-verify-region-info - Verify region info (time consuming)

-verify-scev - Verify ScalarEvolution's backedge taken
counts (slow)

-version - Display the version of this program

-x86-asm-syntax - Choose style of code to emit from X86
backend:

=att - Emit AT&T-style assembly

=intel - Emit Intel-style assembly

-x86-recip-refinement-steps=<int> - Specify the number of Newton-Raphson
iterations applied to the result of the hardware reciprocal estimate instruction.

OPERATIONS:
d[NsS] - delete file(s) from the archive

m[abiSs]
- move file(s) in the archive

p[kN] - print file(s) found in the archive

q[ufsS]
- quick append file(s) to the archive

r[abfiuRsS]
- replace or insert file(s) into the archive

t - display contents of archive

x[No] - extract file(s) from the archive

MODIFIERS (operation specific):
[a] - put file(s) after [relpos] [b] - put file(s) before [relpos] (same as [i])
[i] - put file(s) before [relpos] (same as [b]) [N] - use instance [count] of name
[o] - preserve original dates [s] - create an archive index (cf. ranlib) [S] - do
not build a symbol table [u] - update only files newer than archive contents

MODIFIERS (generic):
[c] - do not warn if the library had to be created [v] - be verbose about actions
taken

Use llvm-ranlib-3.6 online using onworks.net services


Ad


Ad